Wafer-Level Chip-Scale Packaging: Analog and Power Semiconductor Applications

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.

Author(s): Shichun Qu, Yong Liu (auth.)
Edition: 1
Publisher: Springer-Verlag New York
Year: 2015

Language: English
Pages: 322
Tags: Electronics and Microelectronics, Instrumentation; Circuits and Systems; Engineering Thermodynamics, Heat and Mass Transfer

Front Matter....Pages i-xvii
Demand and Challenges for Wafer-Level Chip-Scale Analog and Power Packaging....Pages 1-14
Fan-In Wafer-Level Chip-Scale Package....Pages 15-38
Fan-Out Wafer-Level Chip-Scale Package....Pages 39-62
Stackable Wafer-Level Analog Chip-Scale Package....Pages 63-90
Wafer-Level Discrete Power Mosfet Package Design....Pages 91-117
Wafer-Level Packaging TSV/Stack Die for Integration of Analog and Power Solution....Pages 119-146
Thermal Management, Design, and Analysis for WLCSP....Pages 147-172
Electrical and Multiple Physics Simulation for Analog and Power WLCSP....Pages 173-225
WLCSP Assembly....Pages 227-255
WLCSP Typical Reliability and Test....Pages 257-317
Back Matter....Pages 319-322