Pipelined ADC Design and Enhancement Techniques

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

Pipelined ADCs have seen phenomenal improvements in performance over the last few years. As such, when designing a pipelined ADC a clear understanding of the design tradeoffs, and state of the art techniques is required to implement today's high performance low power ADCs. Written for both researchers and professionals, Pipelined ADC Design and Enhancement Techniques provides:

i.) A tutorial discussion, for those new to pipelined ADCs, of the basic design and tradeoffs involved in designing a pipelined ADC

ii.) A detailed discussion of four novel silicon tested pipelined ADC topologies geared towards those looking to gain insight into state-of-the-art design in the area. The ADCs detailed include:

- An 11-bit 45MS/s ADC which rapidly digitally calibrates in the background both DAC and gain errors

- A 10-bit ADC with power scalable between 50MS/s (35mW) to 1kS/s (15µW)

- A 10-bit ADC for use in sub-sampled systems with a technique to eliminate the front-end sample-and-hold

- A 10-bit, 50MS/s ADC which uses a capacitive charge pump based approach to enable a very small power consumption of 9.9mW.

Author(s): Imran Ahmed (auth.)
Series: Analog Circuits and Signal Processing
Edition: 1
Publisher: Springer Netherlands
Year: 2010

Language: English
Pages: 200
Tags: Circuits and Systems; Processor Architectures

Front Matter....Pages i-xxv
Front Matter....Pages 6-6
Introduction....Pages 1-4
ADC Architectures....Pages 7-17
Pipelined ADC Architecture Overview....Pages 19-38
Scaling Power with Sampling Rate in an ADC....Pages 39-48
State of the Art Pipelined ADC Design....Pages 49-61
Front Matter....Pages 64-64
Rapid Calibration of DAC and Gain Errors in a Multi-bit Pipeline Stage....Pages 65-84
A Power Scalable and Low Power Pipelined ADC....Pages 85-145
A Sub-sampling ADC with Embedded Sample-and-Hold....Pages 147-161
A Capacitive Charge Pump Based Low Power Pipelined ADC....Pages 163-199
Summary....Pages 201-202
Back Matter....Pages 203-211