Nanoscale Memory Repair

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

Yield and reliability of memories have degraded with device and voltage scaling in the nano-scale era, due to ever-increasing hard/soft errors and device parameter variations. As a result, repair techniques have been indispensable for nano-scale memories. Without these techniques, even modern MPUs/ SoCs, in which memories have dominated the area and performance, could not have been designed successfully.

This book systematically describes these yield and reliability issues in terms of mathematics and engineering, as well as an array of repair techniques, based on the authors’ long careers in developing memories and low-voltage CMOS circuits. Nanoscale Memory Repair gives a detailed explanation of the various yield models and calculations, as well as various, practical logic and circuits that are critical for higher yield and reliability.

  • Presents the first comprehensive reference to reliability and repair techniques for nano-scale memories;
  • Covers both the mathematical foundations and engineering applications of yield and reliability in nano-scale memories;
  • Includes a variety of practical circuits and logic, critical for higher yield and reliability, which have been proven successful during the authors’ extensive experience in developing memories and low-voltage CMOS circuits.


Author(s): Masashi Horiguchi, Kiyoo Itoh (auth.)
Series: Integrated Circuits and Systems
Edition: 1
Publisher: Springer-Verlag New York
Year: 2011

Language: English
Pages: 218
Tags: Circuits and Systems; Computer-Aided Engineering (CAD, CAE) and Design

Front Matter....Pages i-ix
An Introduction to Repair Techniques....Pages 1-17
Redundancy....Pages 19-67
Error Checking and Correction (ECC)....Pages 69-137
Combination of Redundancy and Error Correction....Pages 139-155
Reduction Techniques for Margin Errors of Nanoscale Memories....Pages 157-201
Reduction Techniques for Speed-Relevant Errors of Nanoscale Memories....Pages 203-212
Back Matter....Pages 213-215