Low-Power High-Level Synthesis for Nanoscale CMOS Circuits

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. The authors show very large-scale integration (VLSI) researchers and engineers how to minimize the different types of power consumption of digital circuits. The material deals primarily with high-level (architectural or behavioral) energy dissipation because the behavioral level is not as highly abstracted as the system level nor is it as complex as the gate/transistor level. At the behavioral level there is a balanced degree of freedom to explore power reduction mechanisms, the power reduction opportunities are greater, and it can cost-effectively help in investigating lower power design alternatives prior to actual circuit layout or silicon implementation.

The book is a self-contained low-power, high-level synthesis text for Nanoscale VLSI design engineers and researchers. Each chapter has simple relevant examples for a better grasp of the principles presented. Several algorithms are given to provide a better understanding of the underlying concepts. The initial chapters deal with the basics of high-level synthesis, power dissipation mechanisms, and power estimation. In subsequent parts of the text, a detailed discussion of methodologies for the reduction of different types of power is presented including:

• Power Reduction Fundamentals

• Energy or Average Power Reduction

• Peak Power Reduction

• Transient Power Reduction

• Leakage Power Reduction

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits provides a valuable resource for the design of low-power CMOS circuits.

Author(s): Priyardarsan Patra, Elias Kougianos, Nagarajan Ranganathan, Saraju P. Mohanty (auth.)
Edition: 1
Publisher: Springer US
Year: 2008

Language: English
Pages: 302
Tags: Electrical Engineering; Computer Hardware; Computer-Aided Engineering (CAD, CAE) and Design; Electronics and Microelectronics, Instrumentation; Circuits and Systems

Front Matter....Pages 1-26
Introduction....Pages 1-3
High-Level Synthesis Fundamentals....Pages 5-46
Power Modeling and Estimation at Transistor and Logic Gate Levels....Pages 47-79
Architectural Power Modeling and Estimation....Pages 81-130
Power Reduction Fundamentals....Pages 131-162
Energy or Average Power Reduction....Pages 163-200
Peak Power Reduction....Pages 201-224
Transient Power Reduction....Pages 225-259
Leakage Power Reduction....Pages 261-276
Conclusions and Future Direction....Pages 277-279
Back Matter....Pages 1-22