Time-interleaved Analog-to-Digital Converters

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

Time-interleaved Analog-to-Digital Converters describes the research performed on low-power time-interleaved ADCs. A detailed theoretical analysis is made of the time-interleaved Track & Hold, since it must be capable of handling signals in the GHz range with little distortion, and minimal power consumption. Timing calibration is not attractive, therefore design techniques are presented which do not require timing calibration.

The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.

Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.

Author(s): Simon Louwsma, Ed van Tuijl, Bram Nauta (auth.)
Series: Analog Circuits and Signal Processing
Edition: 1
Publisher: Springer Netherlands
Year: 2011

Language: English
Pages: 136
Tags: Circuits and Systems

Front Matter....Pages I-XVI
Introduction....Pages 1-4
Time-interleaved Track and Holds....Pages 5-38
Sub-ADC Architectures for Time-interleaved ADCs....Pages 39-69
Implementation of a High-speed Time-interleaved ADC....Pages 71-124
Summary and Conclusions....Pages 125-129
Back Matter....Pages 131-136