60-GHz CMOS Phase-Locked Loops

This document was uploaded by one of our users. The uploader already confirmed that they had the permission to publish it. If you are author/publisher or own the copyright of this documents, please report to us by using this DMCA report form.

Simply click on the Download Book button.

Yes, Book downloads on Ebookily are 100% Free.

Sometimes the book is free on Amazon As well, so go ahead and hit "Search on Amazon"

The promising high data rate wireless applications at millimeter wave frequencies in general and 60 GHz in particular have gained much attention in recent years. However, challenges related to circuit, layout and measurements during mm-wave CMOS IC design have to be overcome before they can become viable for mass market.

60-GHz CMOS Phase-Locked Loops focusing on phase-locked loops for 60 GHz wireless transceivers elaborates these challenges and proposes solutions for them. The system level design to circuit level implementation of the complete PLL, along with separate implementations of individual components such as voltage controlled oscillators, injection locked frequency dividers and their combinations, are included. Furthermore, to satisfy a number of transceiver topologies simultaneously, flexibility is introduced in the PLL architecture by using new dual-mode ILFDs and switchable VCOs, while reusing the low frequency components at the same time.

Author(s): Hammad M. Cheema, Reza Mahmoudi, Arthur H. M. Roermund (auth.)
Edition: 1
Publisher: Springer Netherlands
Year: 2010

Language: English
Pages: 197
Tags: Circuits and Systems; Microwaves, RF and Optical Engineering; Solid State Physics

Front Matter....Pages i-viii
Introduction....Pages 1-9
Synthesizer System Architecture....Pages 11-34
Layout and Measurements at mm-Wave Frequencies....Pages 35-55
Design of High Frequency Components....Pages 57-149
Design of Low Frequency Components....Pages 151-164
Synthesizer Integration....Pages 165-181
Conclusions....Pages 183-184
Back Matter....Pages 185-197